(1)

Md. Shahriar Khan Limon

ID: 19101444 Sec.: 08

CSE350 Lab Assignment 2

Experiment No: 2

## Objective:

1. Construct a DTL logic surte.

2. Understand the circuit operation





## for NAND gate table

| I | nput          | Input<br>B | VDA      | VOR     | Vp<br>Lacons | $\mathcal{I}_{p_1}$ | 10,    | V <sub>b</sub> | Output      |
|---|---------------|------------|----------|---------|--------------|---------------------|--------|----------------|-------------|
|   | 0             | D          | 0.6525   | 0.657.5 | 0.657.5      | 0,002233            | 0      | -0.5333        | - 5         |
|   | U             | 7 (20)     | 0.62558  | -4.3244 | 0.62558      | 0.002254            | . 0    | -0,500605      | - 5         |
| } | <u>1</u> (5v) | D          | -4.3294  | 0.62558 | 0.12558      | 0.002269            | 0      | -0,50665       | 5           |
|   | 1(5V)         | 1/50)      | -5-82322 | -285155 | 2.2 4895     | 0,001492            | 000256 | 0.827529.0     | Dio 2 8 (25 |

for +5 v constant (Inverter) sate Table

|   | Input A | Input B | Vp.     | V <sub>b</sub> | output y  |
|---|---------|---------|---------|----------------|-----------|
|   | 1 (50)  | 0       | 0.63558 | -0.500605      | 5         |
| • | 1 (50)  | 1(11)   | 2.14895 | 0.8.19524      | 0.0958625 |

Tery Vec = 45 V Vec = 45

and the one study after sees.

DA DE COTT DE LOS BOLLES SO

2. In table 2, the input A is high always, (5N) and we are changing just Input B. It is a inverter circuit. gate. As when A is 1 and B is 0, we get the output 1, whi also when A, B is on, we get output D. But we can also say, it is operating as NAND gate. We know from the theory NAIND get

19201494

gate gives out put 1, when any inputison.

and And Nand gate gives output Bo,

when all the imputs are high (on).

Here, we see, when A is 1, Bis 0,

we get 1 B as output and when

A is 1, Bis 1, we get O (low) as

output.

3. At, first when both inputs are ON (high) here, DA, DB will be turne off. So, Up here will be greated than 2.1V. and to turn the transistor ON, the up should be greater than 2.10 here, & D1 = 0.2, D2 = 0.2 and Vb= 0.2 V. So, total 02+02+02 = 2-10 will go from transistor and both junctions will be forward bias and so it will be in saturation mode and we will get output OV (10w).

When either A or B of one is high and the other is low.

here, if DA on, then DB off,

so for one of the A or B is ON,

VP will be like 0.2 v, that is

less than 2.1 v. So, the transiston

won't be ON. It will be in cut

off mode, no current will pass

through it, and we will get

the SV from Vac which is

high voit.

when both inputs are low:

of ward case of the court of (1.82)

here, DA, DB will be on, so Vp will be 0.2 N, so no current flow egain from transistor as it is less than 2.1 N, so again we will get 5 V troop Vce, so the output will be high.

## 4. Q1 is transistor.

To turn the transiston we need 2.1v from the base voltage.

But when A is high and B is low or Bis high and A is low, the tran diode DA @ or DB will on based on which input is or on. As a result. Da or DB will sive 0.7 V which is not enough too ( < 2.1 V) to turn the transistor on so, the Q1 transister will be a like cut off mode and there won't be any current flow, so from there we can't will count ON O current.

The said of the said of the

5.

if A is fu. an B is 1.1 v or less than 1.1 v we get output still high. Similarly for B is TV and A is less than 1.1 v.